
CONTENTS
Slave Controller – IP Core for Xilinx FPGAs III-V
5.1.2 Physical Layer tab 36
5.1.3 Internal Functions tab 38
5.1.4 Feature Details tab 40
5.1.5 Register: Process Data Interface tab 42
6 Example Designs 49
6.1 Avnet Xilinx Spartan-6 LX150T Development Kit with Digital I/O 50
6.1.1 Configuration and resource consumption 50
6.1.2 Functionality 50
6.1.3 Implementation 50
6.1.4 SII EEPROM 51
6.1.5 Downloadable configuration file 51
6.2 Avnet Xilinx Spartan-6 LX150T Development Kit with AXI 52
6.2.1 Configuration and resource consumption 52
6.2.2 Functionality 52
6.2.3 Implementation 53
6.2.4 SII EEPROM 53
6.2.5 Downloadable configuration file 53
6.3 Xilinx Zynq ZC702 Development Kit with AXI (Vivado based) 54
6.3.1 Configuration and resource consumption 54
6.3.2 Functionality 54
6.3.3 Implementation 55
6.3.4 SII EEPROM 55
7 FPGA Resource Consumption 56
8 IP Core Signals 59
8.1 General Signals 59
8.1.1 Clock source example schematics 60
8.2 SII EEPROM Interface Signals 61
8.3 LED Signals 61
8.4 Distributed Clocks SYNC/LATCH Signals 62
8.5 Physical Layer Interface 63
8.5.1 MII Interface 64
8.5.2 RMII Interface 66
8.5.3 RGMII Interface 67
8.6 PDI Signals 70
8.6.1 General PDI Signals 70
8.6.2 Digital I/O Interface 70
8.6.3 SPI Slave Interface 71
8.6.4 Asynchronous 8/16 Bit µController Interface 71
8.6.5 PLB Processor Local Bus 73
8.6.6 AXI4 / AXI4 LITE On-Chip Bus 76
9 Ethernet Interface 78
Komentarze do niniejszej Instrukcji