
IP Core Configuration
Slave Controller – IP Core for Altera FPGAs III-41
5.2.5 Process Data Interface tab
Several interfaces between ESC and the application are available:
Digital I/O
8 Bit asynchronous µController
16 Bit asynchronous µController
SPI slave
Avalon MM slave
AXI3 slave
General Purpose I/O
EtherCAT
Logic
PDI
PDI
PDI
PDI
SPI
Digital I/O
µC 8 Bit
Avalon/
AXI
EtherCAT IP Core
NIOS
RAM
…..
µC 16 BitPDI
FPGA
PHY
PHY
PHY
General
Purpose I/O
Figure 13: Available PDI Interfaces
The PDI can be selected from the pull down menu. After selection settings for the selected PDI are
shown and can be changed. If the EtherCAT IP Core is used in Qsys, only Avalon and AXI on-chip
busses are selectable.
Komentarze do niniejszej Instrukcji