Beckhoff EtherCAT IP Core for Altera FPGAs v3.0.10 Instrukcja Użytkownika Strona 75

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 141
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 74
IP Core Signals
Slave Controller IP Core for Altera FPGAs III-63
8.5 Physical Layer Interface
The IP Core is connected with Ethernet PHYs using MII/RMII/RGMII interfaces.
Table 23 lists the general PHY interface signals.
Table 23: Physical Layer General
Condition
Name
Direction
Description
PHY Management
Interface enabled and
Export PHY address as
signals and
not(Independent PHY
addresses)
PHY_OFFSET_VEC[4:0]
INPUT
PHY address offset
PHY Management
Interface enabled and
Export PHY address as
signals and
Independent PHY
addresses
PHY_ADR_PORT0[4:0]
INPUT
PHY address port 0
PHY Management
Interface enabled and
Export PHY address as
signals and
Independent PHY
addresses and Port1
PHY_ADR_PORT1[4:0]
INPUT
PHY address port 1
PHY Management
Interface enabled and
Export PHY address as
signals and
Independent PHY
addresses and Port2
PHY_ADR_PORT2[4:0]
INPUT
PHY address port 2
Port0 enabled
nPHY_RESET_OUT0
OUTPUT
PHY reset port 0 (act. Low)
Port1 enabled
nPHY_RESET_OUT1
OUTPUT
PHY reset port 1 (act. Low)
Port2 enabled
nPHY_RESET_OUT2
OUTPUT
PHY reset port 2 (act. Low)
PHY Management
Interface enabled
MCLK
OUTPUT
PHY management clock
PHY Management
Interface enabled,
Tristate drivers inside
core (EEPROM/MII)
MDIO
BIDIR
PHY management data
PHY Management
Interface enabled,
External tristate drivers
for EEPROM/MI
MDIO_DATA_IN
INPUT
PHY management data:
PHY IP Core
MDIO_DATA_OUT
OUTPUT
PHY management data:
IP Core PHY
MDIO_DATA_ENA
OUTPUT
0: disable output driver for
MDIO_DATA_OUT
1: enable output driver for
MDIO_DATA_OUT
NOTE: MDIO must have a pull-up resistor (4.7kΩ recommended for ESCs).
Przeglądanie stron 74
1 2 ... 70 71 72 73 74 75 76 77 78 79 80 ... 140 141

Komentarze do niniejszej Instrukcji

Brak uwag